IDT71216 BiCMOS Static RAM 240K (16K x 15-Bit) Cache-Tag RAM for PowerPCTM and RISC Processors Features stored TAG bits and the current Tag input data. An active HIGH MATCH output is generated when these two groups of data are the same for a given address. This high-speed MATCH signal, with tADM as fast as 8ns, provides the fastest possible enabling of secondary cache accesses. The three separate I/O status bits (VLD, DTY, and WT) can be configured for either dedicated or generic functionality, depending on the SFUNC input pin. With SFUNC LOW, the status bits are defined and used internally by the device, allowing easier determination of the validity and use of the given Tag data. SFUNC HIGH releases the defined internal status bit usage and control, allowing the user to configure the status bit information to fit his system needs. A synchronous RESET pin, when held LOW at a rising clock edge, will reset all status bits in the array for easy invalidation of all Tag addresses. The IDT71216 also provides the option for Transfer Acknowledge (TA) generation within the cache tag itself, based upon MATCH, VLD bit, WT bit, and external inputs provided by the user. This can significantly simplify cache controller logic and minimize cache decision time. Match and Read operations are both asynchronous in order to provide the fastest access times possible, while Write operations are synchronous for ease of system timing. The IDT71216 uses a 5V power supply on Vcc, with separate VCCQ pins provided for the outputs to offer compliance with both 5V TTL and 3.3V LVTTL Logic levels. The PWRDN pin offers a lowpower standby mode to reduce power consumption by 90%, providing significant system power savings. The IDT71216 is fabricated using IDT's high-performance, highreliability BiCMOS technology and is offered in a space-saving 80pin plastic Thin Quad Flat Pack (TQFP) package. 16K x 15 Configuration - 12 TAG Bits - 3 Separate I/O Status Bits (Valid, Dirty, Write Through) Match output uses Valid bit to qualify MATCH output High-Speed Address-to-Match comparison times - 8/9/10/12ns over commercial temperature range TA circuitry included inside the Cache-Tag for highest speed operation Asynchronous Read/Match operation with Synchronous Write and Reset operation Separate WE for the TAG bits and the Status bits Separate OE for the TAG bits, the Status bits, and TA Synchronous RESET pin for invalidation of all Tag entries Dual Chip selects for easy depth expansion with no performance degredation I/O pins both 5V TTL and 3.3V LVTTL compatible with VCCQ pins PWRDN pin to place device in low-power mode Packaged in a 80-pin plastic Thin Quad Flat Pack (TQFP). Description The IDT71216 is a 245,760-bit Cache Tag Static RAM, organized 16K x 15 and designed to support PowerPC and other RISC processors at bus speeds up to 66MHz. There are twelve common I/O TAG bits, with the remaining three bits used as status bits. A 12bit comparator is on-chip to allow fast comparison of the twelve Pin Descriptions A0 - A13 Address Inputs Input CLK System Clock Input CS1, CS2 Chip Selects Input TAH TA Force High Input WET Write Enable - Tag Bits Input TAOE TA Output Enable Input WES Write Enable - Status Bits Input TAIN Additional TA Input Input OET Output Enable - Tag Bits Input TA Transfer Acknowledge Output OES Output Enable - Status Bits Input TAG0 - TAG11 Tag Data Input/Outputs I/O RESET Status Bit Reset Input VLDOUT /S1OUT Valid Bit/S1 Bit Output Output PWRDN Pow erdown Mode Control Pin Input DTYOUT /S2OUT Dirty Bit/S2 Bit Output Output SFUNC Status Bit Function Control Pin Input WT OUT /S3OUT Write Through Bit/S3 Bit Output Output TT1 Read/Write Input from Processor Input MATCH Match Output VLDIN/S1IN Valid Bit/S1 Bit Input Input VCC +5V Power Pwr DTYIN/S2IN Dirty Bit/S2 Bit Input Input VCCQ Output Buffer Power QPwr WTIN/S3IN Write Through Bit/S3 Bit Input Input VSS Ground Gnd 3067 tbl 01 OCTOBER 1999 PowerPC is a trademark of International Business Machines, Inc. 1 (c)1999 Integrated Device Technology, Inc. DSC-3067/04 IDT71216 BiCMOS Static RAM 240K (16K x 15-Bit) Cache-Tag RAM for PowerPCTM and RISC Processors Commercial Temperature Range VSS 1 TAG9 VCCQ TAG10 VSS TAG11 OET TAOE OES CLK RESET VSS VCC WES WET CS2 CS1 VSS PWRDN VCC VLDIN / S1IN Pin Configuration 80 VSS VSS VSS VSS VSS VSS TAG8 DTYIN / S2IN TAG7 WTIN / S3IN TAG6 A0 VLDOUT / S1OUT A1 VCCQ A2 VSS VCC TA PN80-1 MATCH VSS A3 VSS A4 VCCQ A5 WTOUT / S3OUT A6 TAG5 A7 TAG4 TQFP Top View 6.42 2 TAG3 TAG2 VCCQ TAG1 VSS TAG0 DTYOUT / S2OUT A13 A12 A11 A10 A9 TAIN VSS TAH VSS VCC VSS VCC VSS VSS VSS TT1 VSS SFUNC NC A8 VSS 3067 drw 01 IDT71216 BiCMOS Static RAM 240K (16K x 15-Bit) Cache-Tag RAM for PowerPCTM and RISC Processors Commercial Temperature Range Functional Block Diagram ADDR (0:13) 0 Reg 16K x 12 MEMORY TAG BITS 1 16K x 3 MEMORY STATUS BITS CS1 CS2 Reg DataIN Register DataIN Register SA SA VLD/S1IN DTY/S2IN WT/S3IN TAG (0:11) OET VLD/S1OUT DTY/S2OUT WT/S3OUT WRITE (pos) PULSE GENERATOR WET Reg WES CLK OES RESET (neg) PULSE GENERATOR COMPARE RESET PWRDN SFUNC MATCH TT1 TAH TAIN TA Reg TAOE 3067 drw 02 6.42 3 IDT71216 BiCMOS Static RAM 240K (16K x 15-Bit) Cache-Tag RAM for PowerPCTM and RISC Processors Commercial Temperature Range Truth Tables Chip Select, Reset, and Power-Down Functions(1,2) CS1 CS2 RESET PWRDN CLK WET WES TAOE TAG VLDOUT DTYOUT WTOUT MATCH TA OPERATION POWER CHIP SELECT FUNCTION H X X H X X X X Hi-Z Hi-Z Hi-Z Hi-Z Hi-Z Hi-Z Deselected Active X L X H X X X X Hi-Z Hi-Z Hi-Z Hi-Z Hi-Z Hi-Z Deselected Active L H X H X X X X -- -- -- -- -- -- Selected Active RESET FUNCTION L H L H H H L Hi-Z L(3) L(3) L(3) L(3) H Reset Status Active L H L H H H H Hi-Z L(3) L(3) L(3) L(3) Hi-Z Reset Status Active H X L H H H X Hi-Z Hi-Z Hi-Z Hi-Z Hi-Z Hi-Z Reset Status Active X L L H H H X Hi-Z Hi-Z Hi-Z Hi-Z Hi-Z Hi-Z Reset Status Active X X L H L X X -- -- -- -- -- -- Not Allowed -- X X L H X L X -- -- -- -- -- -- Not Allowed -- X H H X Hi-Z Hi-Z Hi-Z Hi-Z Hi-Z Hi-Z Power-down Standby POWER-DOWN FUNCTION X X X L 3067 tbl 02 NOTES: 1. "H" = VIH, "L" = VIL, "X" = don't care, "-" = unrelated. 2. OET, OES, TT1, TAH, TAIN and SFUNC are "X" for this table. 3. OES is LOW. Truth Tables Read and Write Functions(1,2) OET OES WET WES CLK TT1 TAG VLDIN DTYIN WTIN VLDOUT DTYOUT WTOUT MATCH OPERATION READ FUNCTION L X H X X X DOUT -- -- -- -- -- -- DOUT Read TAG I/O X L X X X X -- -- -- -- DOUT DOUT DOUT DOUT Read Status Bits H X X X X X Hi-Z -- -- -- -- -- -- DOUT TAG I/O Disable X H X X X X -- -- -- -- Hi-Z Hi-Z Hi-Z DOUT Status Disabled WRITE FUNCTION H X L X X DIN -- -- -- DOUT DOUT DOUT L Write TAG I/O L X L X X -- -- -- -- -- -- -- -- Not Allowed X L X L X -- DIN DIN DIN DOUT (3) DOUT (3) DOUT (3) L Write Status Bits X H X L X -- DIN DIN DIN Hi-Z Hi-Z Hi-Z L Write Status Bits NOTES: 1. "H" = VIH, "L" = VIL, "X" = don't care, "-" = unrelated. 2. This table applies when CS1 is LOW and CS2, RESET, and PWRDN are HIGH. TAOE, TAH, TAIN and SFUNC are "X" for this table. 3. DOUT in this case is the same as DIN; that is, the input data is written through to the outputs during the write operation. 6.42 4 3067 tbl 03 IDT71216 BiCMOS Static RAM 240K (16K x 15-Bit) Cache-Tag RAM for PowerPCTM and RISC Processors Commercial Temperature Range Truth Table Match Function(1,2,3) CS1 CS2 SFUNC OET WET WES TAG VLD(4) DTY(4) WT(4) MATCH OPERATION H X X X X X Hi-Z -- -- -- Hi-Z Deselected X L X X X X Hi-Z -- -- -- Hi-Z Deselected L H X X X X -- -- -- -- DOUT Selected L H X L H X DOUT -- -- -- L Read Tag I/O L H X H L X DIN -- -- -- L Write Tag I/O L H X X X L -- DIN DIN DIN L Write Status Bits L H L H H H TAGIN L -- -- L Invalid Data -- Dedicated Status Bits L H L H H H TAGIN H -- -- M Match -- Dedicated Status Bits L H H H H H TAGIN X -- -- M Match -- Generic Status Bits 3067 tbl 04 NOTES: 1. "H" = VIH, "L" = VIL, "X" = don't care, "-" = unrelated. 2. M = HIGH if TAGIN equals the memory contents at that address; M = LOW if TAGIN does not equal the memory contents at that address. 3. PWRDN and RESET are HIGH for this table. TT1, TAH, TAOE, TAIN, OES, and CLK are "X". 4. This column represents the stored memory cell data for the given Status bit at the selected address. Truth Table TA Function(1,2,3,5) TAOE TAIN(6) OET WET WES TAH TT1 SFUNC TAG MATCH TA OPERATION H X X X X X X X X -- X -- -- Hi-Z TA Disabled L L X X X X X X X -- X -- X L External TA Input(7) L H L X X X X X X -- X DOUT L H Read TAG L H X L X X X X X -- X DIN L H Write TAG L H X X L X X X DIN DIN DIN -- L H Write Status L H X X X H X X X -- X -- X H Force TA HIGH L H X X X X X L L -- X -- L H Invalid TAG L H X X X X L L X -- H -- X H Write Through L H H H H L X L H -- L TAGIN M M Compare L H H H H L H L H -- X TAGIN M M Compare L H H H H L X L H -- X TAGIN M M Compare L H H H H L X H X -- X TAGIN M M Compare VLD(4) DTY(4) WT(4) NOTES: 1. "H" = VIH, "L" = VIL, "X" = don't care, "-" = unrelated. 2. M = HIGH if TAGIN equals the memory contents at that address; M = LOW if TAGIN does not equal the memory contents at that address. 3. PWRDN and RESET are HIGH for this table. CLK and OES are "X". 4. This column represents the stored memory cell data for the given Status bit at the selected address. 5. CS1 is LOW, CS2 is HIGH for this table. 6. TAIN is a synchronous input; thus the inputs noted in the table must be applied during a rising CLK edge. 7. TAIN will be a factor in determining the TA output in all cases except when TAH is HIGH and there is a valid MATCH. In that case, TA will be LOW(Valid). 6.42 5 3067 tbl 05 IDT71216 BiCMOS Static RAM 240K (16K x 15-Bit) Cache-Tag RAM for PowerPCTM and RISC Processors Recommended DC Operating Conditions Symbol Parameter Absolute Maximum Ratings(1) Symbol Min. Typ. Max. Unit VCC Supply Voltage 4.75 5.0 5.25 V VCCQ 5V Output Buffers 4.75 5.0 5.25 V VCCQ 3.3V Output Buffers 3.0 3.3 3.6 V VSS Supply Ground 0 0 0 V VIH Input High Voltage 2.2 3.0 VCC+0.3 V VIHQ I/O High Voltage 2.2 3.0 VCCQ+0.3 V VIL Input Low Voltage -0.5 (1) -- 0.8 Rating Value Unit VTERM Terminal Voltage with Respect to GND -0.5 to + 7.0 TA Operating Temperature TBIAS (2) V 0 to +70 C Temperature Under Bias -65 to +135 C TSTG Storage Temperature -65 to +150 C PT Power Dissipation 1.7 W IOUT DC Output Current 20 mA 3067 tbl 08 NOTES: 1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliabilty. 2. VIN should not exceed Vcc+0.5V. All pins should not exceed 7.0V. VCCQ should never exceed VCC, and VCC should never exceed VCCQ + 4.0V. V 3067 tbl 06 NOTE: 1. VIL (min.) = -1.5V for pulse width of less than 10ns, once per cycle. Commercial Temperature Range Capacitance (TA = +25C, f = 1.0MHz) Parameter(1) Symbol Condition Max. Unit CIN Input Capacitance VIN = 0V 5 pF CTAG TAG Input/Ouput Capacitance VI/O = 0V 7 pF COUT Output Capacitance VOUT = 0V 7 pF 3067 tbl 07 NOTE: 1. This parameter is determined by device characterization but is not production tested. DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range (VCC = 5.0V 5%, VCCQ = 5.0V 5% or 3.3V 0.3V) Symbol Parameter Test Condition Min. Max. Unit |ILI| Input Leakage Current VCC = Max., VIN = 0V to VCC -- 5 |I LO| Output Leakage Current CS1 VIH, CS2 VIL, OE VIH, VCC = Max. VOUT = 0V to VCCQ , VCCQ = Max. -- 5 A VOL Output Low Voltage IOL = 4mA, VCC = Min. -- 0.4 V VOH Output High Voltage IOH = -4mA, VCC = Min. 2.4 -- V 3067 tbl 09 DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range(1,2) (VCC = 5.0V 5%) 71216S8 Symbol Parameter 71216S9 71216S10 71216S12 Test Condition Com'l. Mil. Com'l. Mil. Com'l. Mil. Com'l. Mil. Unit ICC Operating Power Supply Current PWRDN VIH Outputs Open, VCC = Max., f = f MAX(3) 330 -- 300 -- 290 -- 280 -- mA ISB Standby Power Supply Current PWRDN VIL, VIN VIH or VIL VCC = Max., f = f MAX(3) 30 -- 30 -- 30 -- 30 -- mA ISB1 Full Standby Power PWRDN VIL, VIN VHC or VLC(4) Supply Current VCC = Max., f = 0(3) 25 -- 25 -- 25 -- 25 -- mA NOTES: 1. All values are maximum guaranteed values. 2. CS1 VIL, CS2 VIH. 3. fMAX =1/tCYC (all address inputs are cycling at fMAX). f = 0 means no address input lines are changing. 4. VHC = VCC - 0.2V, VLC = 0.2V 6.42 6 3067 tbl 10 IDT71216 BiCMOS Static RAM 240K (16K x 15-Bit) Cache-Tag RAM for PowerPCTM and RISC Processors Commercial Temperature Range AC Electrical Characteristics (VCC = 5.0V 5%, VCCQ = 5.0V 5% or 3.3V 0.3V, TA = 0 to 70C) IDT71216S8 Symbol Parameter IDT71216S9 IDT71216S10 IDT71216S12 Min. Max. Min. Max. Min. Max. Min. Max. Unit READ CYCLE tAAT Address Access Time Tag Bits -- 10 -- 11 -- 12 -- 14 ns tACST Chip Select Access Time Tag Bits -- 8 -- 9 -- 10 -- 12 ns tCLZ (1) Chip Select to Tag and Status Bits in Low-Z 1 -- 1 -- 1 -- 1 -- ns tCHZ(1) Chip Select to Tag and Status Bits in High-Z 1 5 1 6 1 6 1 7 ns tOET Output Enable to Tag Bits Valid -- 5 -- 6 -- 6 -- 7 ns tOTLZ(1) Output Enable to Tag Bits in Low-Z 0 -- 0 -- 0 -- 0 -- ns tOTHZ(1) Output Enable to Tag Bits in High-Z 1 5 1 6 1 6 1 7 ns tTOH Tag Bit Hold from Address Change 2 -- 2 -- 2 -- 2 -- ns tOES Output Enable to Status Bits Valid -- 5 -- 6 -- 6 -- 7 ns tOSLZ (1) Output Enable to Status Bits in Low-Z 0 -- 0 -- 0 -- 0 -- ns tOSHZ(1) Output Enable to Status Bits in High-Z 1 5 1 6 1 6 1 7 ns tAAS Address Access Time Status Bits -- 8 -- 9 -- 10 -- 12 ns tACSS Chip Select Access Time Status Bits -- 6 -- 7 -- 8 -- 10 ns tSOH Status Bit Hold from Address Change 2 -- 2 -- 2 -- 2 -- ns 3067 tbl 11 NOTE: 1. This parameter is guaranteed with the AC Load (Figure 3) by device characterization, but is not production tested. 6.42 7 IDT71216 BiCMOS Static RAM 240K (16K x 15-Bit) Cache-Tag RAM for PowerPCTM and RISC Processors Commercial Temperature Range AC Electrical Characteristics(1) (VCC = 5.0V 5%, VCCQ = 5.0V 5% or 3.3V 0.3V, TA = 0 to 70C) IDT71216S8 Symbol Parameter IDT71216S9 IDT71216S10 IDT71216S12 Min. Max. Min. Max. Min. Max. Min. Max. Unit RESET AND POWER DOWN CYCLES tSR RESET Set-up Time 4 -- 4 -- 4 -- 4 -- ns tHR RESET Hold Time 1 -- 1 -- 1 -- 1 -- ns tSRST Status Bit Reset Time -- 50 -- 60 -- 60 -- 70 ns tSHRS Status Bit Hold from RESET LOW 2 -- 2 -- 2 -- 2 -- ns tRSMI RESET LOW to MATCH and TA Invalid -- 9 -- 10 -- 10 -- 12 ns tRSM V RESET HIGH to MATCH and TA Valid -- 110 -- 120 -- 120 -- 130 ns tRSHZ(2) RESET LOW to TAG High-Z -- 9 -- 10 -- 10 -- 12 ns tRSLZ(2) RESET HIGH to TAG Low-Z -- 90 -- 100 -- 100 -- 110 ns tPDSR PWRDN Set-up to RESET LOW 30 -- 30 -- 30 -- 30 -- ns tRHPL RESET HIGH to PWDRN LOW 1 -- 1 -- 1 -- 1 -- CLK tRHWL RESET HIGH to WET and WES LOW 90 -- 95 -- 95 -- 105 -- ns tPD(2) PWRDN LOW to Low Power Mode -- 50 -- 50 -- 50 -- 50 ns tPU(2) PWRDN HIGH to Active Power Mode 0 -- 0 -- 0 -- 0 -- ns tPDHZ(2) PWRDN LOW to Outputs in High-Z -- 9 -- 10 -- 10 -- 12 ns tPDLZ(2) PWRDN HIGH to Outputs in Low-Z 0 -- 0 -- 0 -- 0 -- ns tPUV PWRDN HIGH to Outputs Valid -- 50 -- 50 -- 50 -- 50 ns WET and WES HIGH to PWRDN LOW 5 -- 5 -- 5 -- 5 -- ns PWRDN HIGH to WET and WES Active 50 -- 50 -- 50 -- 50 -- ns tWHPL tPUWL (2) 3067 tbl 12 NOTES: 1. Power-down mode is intended to be used during extended time periods of device inactivity. 2. This parameter is guaranteed with the AC Load (Figure 3) by device characterization, but is not production tested. 6.42 8 IDT71216 BiCMOS Static RAM 240K (16K x 15-Bit) Cache-Tag RAM for PowerPCTM and RISC Processors Commercial Temperature Range AC Electrical Characteristics(1) (VCC = 5.0V 5%, VCCQ = 5.0V 5% or 3.3V 0.3V, TA = 0 to 70C) IDT71216S8 Symbol Parameter IDT71216S9 IDT71216S10 IDT71216S12 Min. Max. Min. Max. Min. Max. Min. Max. Unit WRITE CYCLE AND CLOCK PARAMETERS tCYC Clock Cycle Time 15 -- 15 -- 15 -- 16.6 -- ns tCH(2,3) Clock Pulse HIGH 4.5 -- 4.5 -- 4.5 -- 5 -- ns tCL(2,3) Clock Pulse LOW 4.5 -- 4.5 -- 4.5 -- 5 -- ns tS WET, WES, Chip Select, and Input Data Set-up Time 3 -- 3 -- 3 -- 3 -- ns tH WET, WES, Chip Select, and Input Data Hold Time 1 -- 1 -- 1 -- 1 -- ns tSA Address Set-up Time 3 -- 3 -- 3 -- 3 -- ns tHA Address Hold Time 1 -- 1 -- 1 -- 1 -- ns CLK HIGH Write to MATCH and TA Invalid -- 6 -- 7 -- 7 -- 8 ns tCKLZ CLK HIGH Read to Outputs in Low-Z 1.5 -- 1.5 -- 1.5 -- 1.5 -- ns tCTV(4) CLK HIGH Read to Tag Bits Valid -- 9 -- 10 -- 10 -- 12 ns tCSV(4) CLK HIGH Write to Status Outputs Valid -- 8 -- 9 -- 9 -- 10 ns Status Output Hold from CLK HIGH Write 0 -- 0 -- 0 -- 0 -- ns tWHPL WET and WES HIGH to PWRDN LOW 5 -- 5 -- 5 -- 5 -- ns tPUWL PWRDN HIGH to WET and WES Active 50 -- 50 -- 50 -- 50 -- ns tWMI (3) tCSH (3) 3067 tbl 14 NOTES: 1. All Write cycles are synchronous and referenced from rising CLK. 2. This parameter is measured as a HIGH time above 2.0V and a LOW time below 0.8V. 3. This parameter is guaranteed with the AC Load (Figure 3) by device characterization, but is not production tested. 4. Addresses are stable prior to CLK transition HIGH. 6.42 9 IDT71216 BiCMOS Static RAM 240K (16K x 15-Bit) Cache-Tag RAM for PowerPCTM and RISC Processors Commercial Temperature Range AC Electrical Characteristics (VCC = 5.0V 5%, VCCQ = 5.0V 5% or 3.3V 0.3V, TA = 0 to 70C) IDT71216S8 Symbol Parameter IDT71216S9 IDT71216S10 IDT71216S12 Min. Max. Min. Max. Min. Max. Min. Max. Unit MATCH AND TA CYCLES tADM Address to MATCH Valid -- 8 -- 9 -- 10 -- 12 ns tDAM Data Input to MATCH Valid -- 8 -- 9 -- 10 -- 12 ns tCSM Chip Select to MATCH Valid -- 8 -- 9 -- 10 -- 12 ns (1) tCM LZ Chip Select to MATCH in Low-Z 1 -- 1 -- 1 -- 1 -- ns tCMHZ(1) Chip Select to MATCH in High-Z 1 5 1 6 1 6 1 7 ns tM HA MATCH Valid Hold from Address 2 -- 2 -- 2 -- 2 -- ns tMHD M ATCH Valid Hold from Data 2 -- 2 -- 2 -- 2 -- ns tBHA TA Valid Hold from Address 2 -- 2 -- 2 -- 2 -- ns tBHD TA Valid Hold from Data 2 -- 2 -- 2 -- 2 -- ns tADB Address to TA Valid -- 9 -- 10 -- 11 -- 13 ns tDAB Data Input to TA Valid -- 9 -- 10 -- 11 -- 13 ns tCSB Chip Select LOW to TA Valid -- 9 -- 10 -- 11 -- 13 ns TAOE LOW to TA Valid -- 6 -- 6 -- 7 -- 8 ns TAOE LOW to TA in Low-Z 0 -- 0 -- 0 -- 0 -- ns tOBHZ(1) TAOE HIGH to TA in High-Z 1 5 1 6 1 6 1 7 ns tBYFH TAH HIGH to Force TA HIGH -- 5 -- 5 -- 5 -- 6 ns tBYHV TAH LOW to TA Valid -- 5 -- 5 -- 5 -- 6 ns tSB TAIN Set-up Time 4 -- 4 -- 4 -- 4 -- ns tHB TAIN Hold Time 1.5 -- 1.5 -- 1.5 -- 1.5 -- ns tBIBL CLK HIGH TAIN LOW to TA LOW -- 6 -- 6 -- 7 -- 8 ns tBIBV CLK HIGH TAIN HIGH to TA Valid -- 6 -- 6 -- 7 -- 8 ns tOEMI OET LOW to MATCH and TA Invalid -- 6 -- 7 -- 7 -- 8 ns tOEBV tOBLZ (1) OET HIGH to MATCH and TA Valid -- 7 -- 8 -- 8 -- 10 ns (2) W/R HIGH to TA HIGH -- 6 -- 7 -- 7 -- 8 ns (2) tWRBV W/R LOW to TA Valid -- 6 -- 7 -- 7 -- 8 ns tWMI CLK HIGH Write to MATCH and TA Invalid -- 7 -- 7 -- 7 -- 8 ns CLK HIGH Read to MATCH and TA Valid -- 8 -- 9 -- 10 -- 12 tOEMV tWRBH (3) tWM V ns 3067 tbl 15 NOTES: 1. This parameter is guaranteed with the AC Load (Figure 3) by device characterization, but is not production tested. 2. These parameters only apply when SFUNC is LOW and the internal WT bit is HIGH. 3. tADM, tDAM, tCSM and tADB, tDAB, tCSB must also be satisfied. 6.42 10 IDT71216 BiCMOS Static RAM 240K (16K x 15-Bit) Cache-Tag RAM for PowerPCTM and RISC Processors Commercial Temperature Range AC Test Conditions Input Pulse Levels GND to 3.0V Input Rise/Fall Times 3ns Input Timing Reference Levels 1.5V Output Timing Reference Levels 1.5V AC Test Load See Figures 1, 2, 3, & 4 3067 tbl 16 AC Test Loads VCCQ VCCQ 893 893 Outputs Tag I/O 347 30pF * 50pF * 347 3067 drw 04 3067 drw 03 * Including scope and jig capacitance Figure 1. AC Test Load Figure 2. Tag I/O AC Test Load VCCQ 6 5 893 Tag I/O and Outputs 4 347 3 t (Typical, ns) 5pF* 2 1 3067 drw 05 20 30 * Including scope and jig capacitance 50 80 100 Capacitance (pF) 3067 drw 06 Figure 4. Lumped Capacitance Load, Typical Derating Figure 3. AC Test Load (for tHZ and tLZ parameters ) 6.42 11 6.42 12 tCSH tH tH VALID tS Valid tH Valid Input tS tS NOTE: 1. Transition is measured 200mV from steady state. VLDOUT DTYOUT WTOUT DTYIN WTIN VLDIN WES TAG (0:11) OET WET CS2 CS1 A (0:13) CLK tCSV STATUS WRITE TAG WRITE tS tCTV Valid tSOH tAAS tCKLZ(1) tH tAAT TAG READ VALID Valid tCHZ(1) Valid Output tOTHZ(1) tCHZ(1) tCLZ(1) tACSS tOTLZ(1) tOET tACST tCLZ(1) tSOH tAAS tTOH tAAT VALID Valid Valid Output 3067 drw 07 Valid Valid Output IDT71216 BiCMOS Static RAM 240K (16K x 15-Bit) Cache-Tag RAM for PowerPCTM and RISC Processors Commercial Temperature Range Timing Waveforms of Write and Read Cycles 6.42 13 Valid MATCH tTAHV MATCH Valid Valid TA tTAFH NOTE: 1. Transition is measured 200mV from steady state. Valid tDAT tDAM tMHD tTHD Valid Match Data tADT tADM tMHA tTHA Valid Address TA TAOE TAH OET WET WES CS2 CS1 TAG (0:11) A (0:13) CLK tS tWMI Valid tH tS tH tWMV tS tWMI Valid Valid tH tS tWMV Valid Valid tOEMI tOEMV tCMHZ(1) tCSM tCST tCMLZ(1) Valid Valid tOTHZ(1) Valid 3067 drw 08 tOETV tOTLZ(1) IDT71216 BiCMOS Static RAM 240K (16K x 15-Bit) Cache-Tag RAM for PowerPCTM and RISC Processors Commercial Temperature Range Timing Waveforms of Match and TA Functions IDT71216 BiCMOS Static RAM 240K (16K x 15-Bit) Cache-Tag RAM for PowerPCTM and RISC Processors Commercial Temperature Range Timing Waveforms of RESET Function CLK tSR tHR RESET tPDSR PWRDN tSRST tSHRS VLDOUT DTYOUT WTOUT tRHWL tS WES WET tRSMI tRSMV TA VALID MATCH VALID tRSLZ(1) tRSHZ(1) TAG (0:11) 3067 drw 09 NOTE: 1. Transition is measured 200mV from steady state. Clock Timing Waveform tCH tCYC tCL 0.8V CLK 2.0V 0.8V 2.0V 3067 drw 10 Timing Waveforms of TA and TT1 Signals Applies when SFUNC is LOW, and the internal WT bit is HIGH CLK tSTI tHTI TAIN tTITL tTITV TT1 tTHTH TA TA Valid tTHTV TA Valid 3067 drw 11 6.42 14 IDT71216 BiCMOS Static RAM 240K (16K x 15-Bit) Cache-Tag RAM for PowerPCTM and RISC Processors Commercial Temperature Range Timing Waveforms of OES Function OES tOES tOSHZ(1) tOSLZ(1) VLDOUT DTYOUT Valid Output Valid Output WTOUT 3067 drw 12 NOTE: 1. Transition is measured 200mV from steady state. Timing Waveforms of POWER DOWN Function PWRDN tWHPL tPUWL CLK tRHPL RESET tS tS WET, WES tPDHZ(1) tPUV TAG (0:10) Valid TAG out tPDLZ(1) VLDOUT DTYOUT WTOUT Valid Status out TA TA Valid MATCH MATCH Valid tPD tPU ICC ISB 3067 drw 13 NOTE: 1. Transition is measured 200mV from steady state. Ordering Information IDT 71216 S XX PF Device Type Power Speed Package PF 8 9 10 12 6.42 15 Plastic Thin Quad Flatpack (PN80-1) Speed in nanoseconds 3067 drw 14 IDT71216 BiCMOS Static RAM 240K (16K x 15-Bit) Cache-Tag RAM for PowerPCTM and RISC Processors Commercial Temperature Range Datasheet Document History 10/19/99 Pg. 16 Updated to new format Added Datasheet Document History CORPORATE HEADQUARTERS 2975 Stender Way Santa Clara, CA 95054 for SALES: 800-345-7015 or 408-727-6116 fax: 408-492-8674 www.idt.com The IDT logo is a registered trademark of Integrated Device Technology, Inc. 6.42 16 for Tech Support: sramhelp@idt.com 800-544-7726, x4033